
2004 Microchip Technology Inc.
DS30498C-page 51
PIC16F7X7
FIGURE 5-3:
BLOCK DIAGRAM OF RA2/AN2/VREF-/CVREF PIN
FIGURE 5-4:
BLOCK DIAGRAM OF RA4/T0CKI/C1OUT PIN
Data
Bus
Q
D
Q
CK
P
N
WR
PORTA
WR
TRISA
Data Latch
TRIS Latch
RD TRISA
RD PORTA
Analog
VSS
VDD
RA2/AN2/VREF-/
Q
D
Q
CK
D
Q
EN
To Comparator
TTL
Input Buffer
Input Mode
To A/D Module Channel Input
CVROE
CVREF
To A/D Module VREF-
CVREF pin
Data
Bus
Q
D
Q
CK
N
WR
PORTA
WR
TRISA
Data Latch
TRIS Latch
RD TRISA
RD PORTA
VSS
RA4/T0CKI/
Q
D
Q
CK
D
Q
EN
TMR0 Clock Input
Comparator 1 Output
Comparator Mode = 011, 101, 001
1
0
Analog
Input Mode
Schmitt Trigger
Input Buffer
C1OUT pin